Abstract
Addition arithmetic design plays a crucial role in high performance digital systems. The paper proposes a systematic method to formalize and verify adders in a formal proof assistant COQ. The proposed approach succeeds in formalizing the gate-level implementations and verifying the functional correctness of the most important adders of interest in industry, in a faithful, scalable, and modularized way. The methodology can be extended to other adder architectures as well.
Citation
Qian Wang. Xiaoyu Song. Ming Gu. Jiaguang Sun. "Functional Verification of High Performance Adders in COQ." J. Appl. Math. 2014 (SI11) 1 - 9, 2014. https://doi.org/10.1155/2014/197252
Information